

# **SRAM Cell**

- Two transistor inverters are cross connected to implement a basic flip-flop.
- The cell is connected to one word line and two bits lines by transistors T1 and T2
- When word line is at ground level, the transistors are turned off and the latch retains its state
- Read operation: In order to read state of SRAM cell, the word line is activated to close switches T1 and T2. Sense/Write circuits at the bottom monitor the state of b and b'





#### BASIC CONCEPTS

· Maximum size of memory that can be used in any computer is determined by addressing mode.

| Address | Memory Locations |
|---------|------------------|
| 16 Bit  | 211 - 64 K       |
| 32 Bit  | 212 = 4G (Giga)  |
| 40 Bit  | 2** = IT (Tera)  |



Figure 8.1 Connection of the memory to the processor.

- . If MAR is k-bits long then
- → memory may contain upto 21 addressable-locations
- . If MDR is n-bits long, then
  - -- n-bits of data are transferred between the memory and processor.
- . The data-transfer takes place over the processor-bus (Figure 8.1).
- . The processor-bus has
- - 1) Address-Line
  - 2) Data-line &
  - 3) Control-Line (R/W\*, MFC Memory Function Completed).
- . The Control-Line is used for coordinating data-transfer.
- . The processor reads the data from the memory by



- . Thus, b and b' are complement of each other. . Sense/Write circuit
  - monitors the state of b & b\* and → sets the output accordingly.

# Write Operation

- . The state of the cell is set by -- placing the appropriate value on bit-line b and its complement on b' and
  - then activating the word-line. This forces the cell into the corresponding state.



CMOS Cell

- Transistor pairs (T<sub>3</sub>, T<sub>5</sub>) and (T<sub>4</sub>, T<sub>6</sub>) form the inverters in the latch (Figure 8.5).
- . In state 1, the voltage at point X is high by having Ts, Ts ON and T4, Ts are OFF.
- . Thus, T1 and T2 returned ON (Closed), bit-line b and b' will have high and low signals respectively.
- Advantages:

  - It has low power consumption \_" the current flows in the cell only when the cell is active. 2) Static RAM's can be accessed quickly. It access time is few nanoseconds.
- . Disadvantage: SRAMs are said to be volatile memories ... their contents are lost when power is



- . Two inverters are cross connected to form a latch (Figure 8.4).
- . The latch is connected to 2-bit-lines by transistors T1 and T2.
- . The transistors act as switches that can be opened/closed under the control of the word-line.

# . When the word-line is at ground level, the transistors are turned off and the latch retain its state. Read Operation

- To read the state of the cell, the word-line is activated to close switches T<sub>1</sub> and T<sub>2</sub>.
- . If the cell is in state 1, the signal on bit-line b is high and the signal on the bit-line b' is low.
- . Thus, b and b" are complement of each other. · Sense/Write circuit
  - → monitors the state of b & b" and
  - → sets the output accordingly.

#### Write Operation

- . The state of the cell is set by
  - -- placing the appropriate value on bit-line b and its complement on b' and
  - → then activating the word-line. This forces the cell into the corresponding state.
- . The required signal on the bit-lines is generated by Sense/Write circuit.





# COMPUTER ORGANIZATION

# **ASYNCHRONOUS DRAM**

- . Less expensive RAMs can be implemented if simple cells are used.
- Such cells cannot retain their state indefinitely. Hence they are called Dynamic RAM (DRAM).
- . The information stored in a dynamic memory-cell in the form of a charge on a capacitor. . This charge can be maintained only for tens of milliseconds.
- The contents must be periodically refreshed by restoring this capacitor charge to its full value.



Figure 8.6 A single-transistar dynamic memory cell.

- In order to store information in the cell, the transistor T is turned ,0N° (Figure 8.6).
- . The appropriate voltage is applied to the bit-line which charges the capacitor.
- . After the transistor is turned off, the capacitor begins to discharge.
- . Hence, info. stored in cell can be retrieved correctly before threshold value of capacitor drops down.
- · During a read-operation,
  - transistor is turned "ON"

If (charge on capacitor) < (threshold value). Bit-line will set to logic value, 0°.

- → a sense amplifier detects whether the charge on the capacitor is above the threshold value.

  - If (charge on capacitor) > (threshold value) Bit-line will have logic value,1".

### COMPUTER ORGANIZATION

#### **ASYNCHRONOUS DRAM DESCRIPTION**

- . The 4 hit cells in each row are divided into 512 groups of B (Figure 5.7).
- . 21 hit address is needed to access a byte in the memory. 21 hit is divided as follows:
  - 1) 12 address bits are needed to select a row.

    - i.e. A<sub>8.5</sub> → specifies row-address of a byte.
      2) 9 bits are needed to specify a group of 8 bits in the selected row.
      i.e. A<sub>36.4</sub> → specifies column-address of a byte.



Figure 5.7 Internal argonization of a 2M x 8 dynamic memory chip.